# Combinational Logic Design

Dr. Chandan Karfa CSE IIT Guwahati

- Encoder
- Decoder

#### Source

• Chapter 4: M. M. Mano and M. D. Ciletti, Digital Design, 5th Ed., Pearson Education.

• Chapter 5: Z. Kohavi and N. Jha, Switching and Finite Automata Theory, 3rd Ed., Cambridge University Press, 2010.

#### Encoder

- An encoder has  $2^n$  (or fewer) input lines and n output lines.
- The output lines, as an aggregate, generate the binary code

**Table 4.7**Truth Table of an Octal-to-Binary Encoder

| Inputs |       |                |       |       |                | Outputs |                |   |   |   |
|--------|-------|----------------|-------|-------|----------------|---------|----------------|---|---|---|
| $D_0$  | $D_1$ | D <sub>2</sub> | $D_3$ | $D_4$ | D <sub>5</sub> | $D_6$   | D <sub>7</sub> | х | y | Z |
| 1      | 0     | 0              | 0     | 0     | 0              | 0       | 0              | 0 | 0 | 0 |
| 0      | 1     | 0              | 0     | 0     | 0              | 0       | 0              | 0 | 0 | 1 |
| 0      | 0     | 1              | 0     | 0     | 0              | 0       | 0              | 0 | 1 | 0 |
| 0      | 0     | 0              | 1     | 0     | 0              | 0       | 0              | 0 | 1 | 1 |
| 0      | 0     | 0              | 0     | 1     | 0              | 0       | 0              | 1 | 0 | 0 |
| 0      | 0     | 0              | 0     | 0     | 1              | 0       | 0              | 1 | 0 | 1 |
| 0      | 0     | 0              | 0     | 0     | 0              | 1       | 0              | 1 | 1 | 0 |
| 0      | 0     | 0              | 0     | 0     | 0              | 0       | 1              | 1 | 1 | 1 |

Limitations: 1. Assumes only one input can be active at any given time. If two inputs are active simultaneously, the output produces an undefined combination.

2. Output with all 0's is generated when all the inputs are 0; but this output is the same as when D0 is equal to 1.

## **Priority encoders**

- It is a device with n input lines and log2n output lines.
- Input lines represent request services.
- When two lines pi and pj, such that i>j, request service simultaneously, line pi has priority over line pj.
- The encoder produces a binary output code indicating which of the input lines requesting service has the highest priority.
- Pi indicates request service assuming value 1.

#### Design of priority encoder



|       |        | Outputs |        |        |        |       |       |       |       |   |
|-------|--------|---------|--------|--------|--------|-------|-------|-------|-------|---|
| $p_0$ | $p_1$  | $p_2$   | $p_3$  | $p_4$  | $p_5$  | $p_6$ | $p_7$ | $Z_4$ | $Z_2$ | Z |
| 1     | 0      | 0       | 0      | 0      | 0      | 0     | 0     | 0     | 0     | 0 |
| φ     | 1      | 0       | 0      | 0      | 0      | 0     | 0     | 0     | 0     | 1 |
| φ     | $\phi$ | 1       | 0      | 0      | 0      | 0     | 0     | 0     | 1     | 0 |
| φ     | $\phi$ | $\phi$  | 1      | 0      | 0      | 0     | 0     | 0     | 1     | 1 |
| φ     | $\phi$ | $\phi$  | $\phi$ | 1      | 0      | 0     | 0     | 1     | 0     | 0 |
| φ     | $\phi$ | $\phi$  | $\phi$ | $\phi$ | 1      | 0     | 0     | 1     | 0     | 1 |
| φ     | φ      | $\phi$  | $\phi$ | φ      | $\phi$ | 1     | 0     | 1     | 1     | 0 |
| φ     | $\phi$ | $\phi$  | $\phi$ | φ      | φ      | φ     | 1     | 1     | 1     | 1 |

(a) Block diagram.

(b) Truth table.

$$z_4 = p_4 p_5' p_6' p_7' + p_5 p_6' p_7' + p_6 p_7' + p_7.$$
  
$$z_4 = p_4 + p_5 + p_6 + p_7.$$

$$z_{2} = p_{2}p'_{3}p'_{4}p'_{5}p'_{6}p'_{7} + p_{3}p'_{4}p'_{5}p'_{6}p'_{7} + p_{6}p'_{7} + p_{7}$$

$$= p_{2}p'_{4}p'_{5} + p_{3}p'_{4}p'_{5} + p_{6} + p_{7},$$

$$z_{1} = p_{1}p'_{2}p'_{3}p'_{4}p'_{5}p'_{6}p'_{7} + p_{3}p'_{4}p'_{5}p'_{6}p'_{7} + p_{5}p'_{6}p'_{7} + p_{7}$$

$$= p_{1}p'_{2}p'_{4}p'_{6} + p_{3}p'_{4}p'_{6} + p_{5}p'_{6} + p_{7}.$$

## Implementation of encoder



$$z_4 = p_4 + p_5 + p_6 + p_7.$$

$$z_2 = p_2 p_4' p_5' + p_3 p_4' p_5' + p_6 + p_7,$$

$$z_1 = p_1 p_2' p_4' p_6' + p_3 p_4' p_6' + p_5 p_6' + p_7.$$

- The circuit also has an Enable signal
- It contains an output  $z_0$  that indicates whether any requests are present. Specifically,  $z_0 = 0$  if there is no request and  $z_0 = 1$  if there are one or more requests present.

## **Decoders**

• It is a combinational circuit with n inputs and at most 2<sup>n</sup> outputs.

• Its characteristic property is that, 'for every combination of input values, only one output value will be equal to 1 at any given time.'

- Applications of decoders in digital technology:
  - 1. Used to route input data to a specified output line.
  - 2. Decode memory address
  - 3. They may be used for data distribution i.e. demultiplexing.
  - 4. they are also used for implementing arbitrary switching functions.

#### **Decoders**

- The figure shows a basic 2-to-4 decoder.
- If w and x are the input variables then each output corresponds to a different minterm of two variables.



(a) A 2-to-4 decoder.

## 3-to-8 Decoder



**Table 4.6** *Truth Table of a Three-to-Eight-Line Decoder* 

|   | Inputs |   |    | Outputs |                |       |       |                |       |                |  |  |
|---|--------|---|----|---------|----------------|-------|-------|----------------|-------|----------------|--|--|
| x | y      | z | Do | $D_1$   | D <sub>2</sub> | $D_3$ | $D_4$ | D <sub>5</sub> | $D_6$ | D <sub>7</sub> |  |  |
| 0 | 0      | 0 | 1  | 0       | 0              | 0     | 0     | 0              | 0     | 0              |  |  |
| 0 | 0      | 1 | 0  | 1       | 0              | 0     | 0     | 0              | 0     | 0              |  |  |
| 0 | 1      | 0 | 0  | 0       | 1              | 0     | 0     | 0              | 0     | 0              |  |  |
| 0 | 1      | 1 | 0  | 0       | 0              | 1     | 0     | 0              | 0     | 0              |  |  |
| 1 | 0      | 0 | 0  | 0       | 0              | 0     | 1     | 0              | 0     | 0              |  |  |
| 1 | 0      | 1 | 0  | 0       | 0              | 0     | 0     | 1              | 0     | 0              |  |  |
| 1 | 1      | 0 | 0  | 0       | 0              | 0     | 0     | 0              | 1     | 0              |  |  |
| 1 | 1      | 1 | 0  | 0       | 0              | 0     | 0     | 0              | 0     | 1              |  |  |

#### 4-to-16 Decoder

• Using two 3-to-eight decoder



#### 4-to-16 Decoder

• Using 2-to-4 decoders and switching matrix



(b) Design of a 4-to-16 decoder.

#### **Decimal decoder**

- Not all decoder with n inputs has exactly 2<sup>n</sup> outputs.
- It converts information from BCD to decimal.
- It has four inputs: w, x, y and z.
- w is the most significant and z the least significant digit, and 10 outputs, f0 through f9, corresponding to the decimal numbers.









taken advantage of the don't-care combinations

(c) Logic diagram.

## BCD-to-Decimal Decoder using gate matrix



## Switching function realization using decoder

- A decoder with exactly n inputs and  $2^n$  outputs can also be used to implement any switching function.
- Each output of such a decoder realizes one distinct minterm.
- Thus, by connecting the appropriate outputs to an OR gate, the required function can be realized.



## **Demultiplexer**

It is a decoder with one data input and n address inputs.

• It directs the input data to any one of the 2n outputs, as specified by the n-bits input address.

